Products
CD96AD53-125
High Speed ADCs
Quad, 16 bit, 125 MSPS serial LVDS 1.8V analog-to-digital converter
Active | Production cycle:
Description

The CD96AD53 is a quad, 16-bit, 125 MSPS analog-to-digital converter (ADC) with an on-chip sample-and-hold circuit designed for low cost, low power, small size, and ease of use. The product operates at a conversion rate of up to 125 MSPS and is optimized for outstanding dynamic performance and low power in applications where a small package size is critical.The ADC requires a single 1.8 V power supply and LVPECL-/ CMOS-/LVDS-compatible sample rate clock for full performance operation. No external reference or driver components are required for many applications.The ADC automatically multiplies the sample rate clock for the appropriate LVDS serial data rate. A data clock output (DCO) for capturing data on the output and a frame clock output (FCO) for signaling a new output byte are provided. Individual channel power-down is supported and typically consumes less than 2 mW when all channels are disabled. The ADC contains several features designed to maximize flexibility and minimize system cost, suchas programmable output clock and data alignment and digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user-defined test patterns entered via the serial port interface (SPI).

The CD96AD53 is available in a RoHS-compliant, 48-lead LFCSP. It is specified over the industrial temperature range of −40°C to +85°C.


  • Resolution(Bits): 14
  • Channel:4
  • Interface Type: parallel LVDS
  • Sample rate(Msps): 125
  • Input Type: Differential
  • Structure Type: Pipeline
  • Analog Supply Voltage: 1.8 V
  • Digital Supply Voltage: 1.8 V
  • SNR: 74 dB
  • Operationing temperature range -40 ℃~+85 ℃


  • 1.8 V supply operation

  • Low power: 164 mW per channel at 125 MSPS

  • SNR = 76.5 dBFS at 70 MHz (2.0 V p-p input span)

  • SNR = 77.5 dBFS at 70 MHz (2.6 V p-p input span)

  • SFDR = 90 dBc (to Nyquist, 2.0 V p-p input span)

  • DNL = ±0.7 LSB; INL = ±3.5 LSB (2.0 V p-p input span)

  • Serial LVDS (ANSI-644, default) and low power, reduced range option (similar to IEEE 1596.3)

  • 650 MHz full power analog bandwidth

  • 2 V p-p input voltage range (supports up to 2.6 V p-p)

  • Serial port control

    Full chip and individual channel power-down modes 

    Flexible bit orientation

    Built-in and custom digital test pattern generation 

    Multichip sync and clock divider

    Programmable output clock and data alignment

    Standby mode


  • Medical ultrasound and MRI

  • High speed imaging

  • Quadrature radio receivers

  • Diversity radio receivers

  • Test equipment



Parameters

Part Number
Package
Resolution(bit)
Sample Rate
Channels
Signal-to-Noise Ratio(dBFS)
Spurious-Free Dynamic Range(dB)
Power Consumption(mW)
Temp Range(°C)
Open
CD96AD53-125
CD96AD53-125是一款4通道、16位、125 MSPS模数转换器(ADC),内置片内采样保持电路,专门针对低成本、低功耗、小尺寸和易用性而设计。该产品的转换速率最高可达125 MSPS,具有杰出的动态性能与低功耗特性,对小封装尺寸的应用很有意义。 该ADC要求采用1.8 V单电源供电以及LVPECL/CMOS/LVDS兼容型采样速率时钟信号,以便充分发挥其工作性能。对于大多数应用来说,无需外部基准电压源或驱动器件。 为获得合适的LVDS串行数据速率,该ADC会自动倍乘采样速率时钟。它提
Datasheet
PackageQFN-48
Resolution(bit) 16
Sample Rate 125
Channels 4
Signal-to-Noise Ratio(dBFS) 74
Spurious-Free Dynamic Range(dB) 90
Power Consumption(mW) 440
Temp Range(°C) -40 to 85
Open
Recommended
High Speed ADCs CD08AD1500QP
8-bit, dual 1.5GSPS or single 3.0GSPS analog-to-digital converter (ADC)
Read more
High Speed ADCs CD94AD34
12 bit, 370 MSPS /500 MSPS, 1.8 V analog-to-digital converter
Read more
High Speed ADCs CD41AD49QF
14 bit, 250MSPS analog-to-digital converter (ADC)
Read more
High Speed ADCs CD16AD125Q
16 bit, 125 MSPS/105 MSPS/80 MSPS, 1.8 V, dual channel analog-to-digital converter
Read more
High Speed ADCs CD94AD67-250
16 bit, 250 MSPS analog-to-digital converter (ADC)
Read more
High Speed ADCs CD96AD56-125
Quad,16 bit,125 MSPS JESD204B 1.8V analog-to-digital converter (ADC)
Read more